- buster 5.1.1-3
|FSP(1)||CAO-VLSI Reference Manual||FSP(1)|
- - Formal proof between two FSM descriptions
ORIGIN¶This software belongs to the ALLIANCE CAD SYSTEM developed by the ASIM team at LIP6 laboratory of Université Pierre et Marie CURIE, in Paris, France.
Web : http://asim.lip6.fr/recherche/alliance/
E-mail : email@example.com
- fsp [-V] format1 format2 file1 file2
DESCRIPTION¶Made to run on FSM descriptions, fsp supports the same subset of VHDL as syf (for further informations about this subset see SYF(1) and FSM(5)). fsp uses a Reduced Ordered Binary Decision Diagrams representation and computes the product of the two FSM descriptions. After this step, it explores the resulting FSM product and proves formally the equivalence between the two initial FSM descriptions. Those two descriptions must have the same interface (VHDL entity).
MBK_WORK_LIB gives the path for the FSM descriptions.
The default value is the current directory.
MBK_CATA_LIB gives some auxiliary pathes for the FSM descriptions. The default value is the current directory.
OPTIONS¶-V Sets verbose mode on. Each step of the formal proof is displayed on the standard output.
EXAMPLE¶fsp fsm fsm digi digi2
SEE ALSO¶syf (1), fmi (1), fsm (5), xfsm (1).
BUG REPORT¶This tool is under development at the ASIM department of the LIP6 laboratory.
We need your feedback to improve documentation and tools.
|October 1, 1997||ASIM/LIP6|